## RTL for a subset of the MIPS ISA using the Simulated Single Cycle Implementation

The micro-operations performed depend on the opcode of the instruction that is in the IR. (In the RTL below rs, rt, rd, func, and constant are fields in the instruction which is in the IR.) Each instruction ends with a clock cycle that performs the register loads and/or memory operation specified, including reading the next instruction into the IR. (Since the PC is loaded at the same time as the IR, the PC value that is used is the old value that was present at the start of the instruction)

## R-Type (all R-Format instructions other than jr, jalr)

```
PC \leftarrow PC + 4
ALUOutput ← register[rs] func register[rt], (func is operation specified by func field of IR)
register[rd] ← ALUOutput,
IR \leftarrow M[PC] - end of this instruction and start of next
addi, andi, ori, xori, slti, lui
PC \leftarrow PC + 4.
register[rt] ← register[rs] op I constant, (constant is sign extended for addi,xori,slti;
    not sign-extended) for andi,ori,lui. "op" is the operation specified by the op-code.)
IR \leftarrow M[PC] - end of this instruction and start of next
<u>lw</u>
PC \leftarrow PC + 4
register[rt] ← M[register[rs] + sign-extend(I constant)],
IR \leftarrow M[PC] - end of this instruction and start of next
SW
PC \leftarrow PC + 4
M[register[rs] + sign-extend(I constant)] ← register[rt],
IR \leftarrow M[PC] - end of this instruction and start of next
beq
if (register[rs] == register[rt]) PC + sign-extend(I constant) * 4 else PC \leftarrow PC + 4,
IR \leftarrow M[PC] - end of this instruction and start of next
<u>bne</u>
if (register[rs] != register[rt]) PC + sign-extend(I constant) * 4 else PC \leftarrow PC + 4,
IR \leftarrow M[PC] - end of this instruction and start of next
i
PC \leftarrow PC[31..28] \mid J \text{ constant * 4,}
IR \leftarrow M[PC] - end of this instruction and start of next
<u>jr</u>
PC \leftarrow register[rs],
IR \leftarrow M[PC] - end of this instruction and start of next
<u>ial</u>
PC \leftarrow PC[31..28] \mid J \text{ constant * 4,}
register[31] \leftarrow PC,
IR \leftarrow M[PC] - end of this instruction and start of next
<u>jalr</u>
PC <- register[rs],</pre>
register[31] \leftarrow PC,
IR \leftarrow M[PC] - end of this instruction and start of next
```

## RTL for a subset of the MIPS ISA using the Simulated Multicycle Implementation

In this simulation, most MIPS instructions are executed in a total of 4 clock cycles. The first clock cycle is the same for all instructions, because it is during this cycle that the instruction is actually fetched from memory. (Note that, in this and subsequent examples, we may be able to do two microoperations on the same clock.)

```
Cycle == 0: IR \leftarrow M[PC], PC \leftarrow PC + 4
```

For the second and subsequent clock cycles, the micro-operations performed depend on the opcode of the instruction that is in the IR. In the RTL below, rs, rt, rd, func, and constant are fields in the instruction which is in the IR.

## R-Type (all R-Format instructions other than jr, jalr)

```
ALUInputA ← register[rs], ALUInputB ← register[rt]
 Cycle == 1:
 Cycle == 2:
                  ALUOutput ← ALUInputA func ALUInputB (1)
 Cycle == 3:
                  register[rd] ← ALUOutput
 Note: (1) func is the function specified by the func field of the IR
addi, andi, ori, xori, slti, lui
 Cycle == 1:
                  ALUInputA \leftarrow register[rs], ALUInputB \leftarrow I constant (1)
                  ALUOutput ← ALUInputA op ALUInputB
 Cycle == 2:
                                                                         (2)
 Cycle == 3:
                  register[rt] ← ALUOutput
 Notes: (1) sign extended for addi,xori,slti; not sign-extended for andi,ori,lui
        (2) "op" is the appropriate operation based on the opcode
<u>lw</u>
 Cycle == 1:
                  ALUInputA ← register[rs], ALUInputB ← sign-extend(I constant)
                  ALUOutput ← ALUInputA + ALUInputB
 Cycle == 2:
                  register[rt] ← M[ALUOutput]
 Cycle == 3:
<u>SW</u>
 Cycle == 1:
                  ALUInputA ← register[rs], ALUInputB ← sign-extend(I constant)
 Cycle == 2:
                  ALUOutput ← ALUInputA + ALUInputB
 Cycle == 3:
                 M[ALUOutput] ← register[rt]
bea
                  (register[rs] == register[rt]) : PC \leftarrow PC + sign-extend(I constant) * 4
 Cycle == 1:
bne
                  (register[rs] != register[rt]) : PC \leftarrow PC + sign-extend(I constant) * 4
 Cycle == 1:
j
                 PC \leftarrow PC[31..28] \mid J \text{ constant * 4}
 Cycle == 1:
jr
 Cycle == 1:
                 PC ← register[rs]
<u>ial</u>
 Cycle == 1:
                  PC \leftarrow PC[31..28] \mid J \text{ constant * 4, ALUInputA} \leftarrow PC
 Cycle == 2:
                  ALUOutput ← ALUInputA
 Cycle == 3:
                  register[31] ← ALUOutput
jalr
 Cycle == 1:
                  PC <- register[rs], ALUInputA <- PC
 Cycle == 2:
                  ALUOutput ← ALUInputA
 Cycle == 3:
                  register[31] ← ALUOutput
```